Title :
VLSI Implementation of a Lattice-Reduction Algorithm for Multi-Antenna Broadcast Precoding
Author :
Burg, A. ; Seethaler, D. ; Matz, G.
Author_Institution :
Integrated Syst. Lab., ETH, Zurich
Abstract :
This paper describes the first VLSI implementation of lattice reduction (LR) aided multi-antenna broadcast precoding with vector perturbation. The considered LR, scheme is based on Brun´s algorithm for finding integer relations. We analyze its high-level architectural issues, we devise a corresponding low-complexity implementation, and, finally, we develop a suitable VLSI architecture. The resulting circuit provides reference for the true silicon complexity of LR, for broadcast precoding with vector perturbation
Keywords :
VLSI; broadcast antennas; integrated circuit design; precoding; Brun´s algorithm; VLSI; integer relations finding; lattice-reduction algorithm; multiantenna broadcast precoding; vector perturbation; Broadcast technology; Broadcasting; Hardware; Laboratories; Lattices; Lead; Radio frequency; Silicon; Transmitting antennas; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.377898