Title : 
Design of synchronous circuits with multiple clocks
         
        
            Author : 
Andrew, Richard ; Poriazis, Seraohim
         
        
            Author_Institution : 
Dept. of Electron. Syst. Design, Cranfield Univ., Bedford, UK
         
        
        
        
            fDate : 
30 Apr-3 May 1995
         
        
        
            Abstract : 
A theoretical framework for the analysis and synthesis of synchronous circuits with multiple periodic clocks is provided for the first time. A realization condition is derived for the implementation of an arbitrary state machine M of period p as a synchronous circuit with phased clocks. The realization condition is generally satisfied only by a multicode assignment. The set of paths of length p-1 in the state graph of M define a state machine Mp which is both equivalent to M and is p-phase realizable. A procedure is given for the merging of states of Mp to provide multicode assignments for M leading to realizations with bounded numbers of internal state variables
         
        
            Keywords : 
finite state machines; logic design; sequential circuits; timing; bounded numbers; internal state variables; multicode assignment; multiple clocks; periodic clocks; phased clocks; state machine; synchronous circuit design; Circuit analysis; Circuit synthesis; Clocks; Energy consumption; Joining processes; Logic circuits; Merging; Registers; Signal synthesis;
         
        
        
        
            Conference_Titel : 
Circuits and Systems, 1995. ISCAS '95., 1995 IEEE International Symposium on
         
        
            Conference_Location : 
Seattle, WA
         
        
            Print_ISBN : 
0-7803-2570-2
         
        
        
            DOI : 
10.1109/ISCAS.1995.519918