DocumentCode :
2893081
Title :
40-Entry unified out-of-order scheduler and integer execution unit for the AMD Bulldozer x86–64 core
Author :
Golden, Michael ; Arekapudi, Srikanth ; Vinh, James
Author_Institution :
AMD, Sunnyvale, CA, USA
fYear :
2011
fDate :
20-24 Feb. 2011
Firstpage :
80
Lastpage :
82
Abstract :
AMD´s two-core Bulldozer module implements the AMD x86-64 micro architecture in an 11-layer 32-nm SOI HKMG technology. The 40-instruction out of-order unified integer scheduler issues up to four operations per cycle and supports single-cycle wake-up of dependent operations. The 2.37mm2 integer execution unit supports single-cycle data bypass among four independent func tional units. Compared to previous AMD x86-64 cores, project goals reduce the number of F04 inverter delays per cycle by more than 20%, while maintaining constant IPC, to achieve higher frequency and performance in the same power envelope, even with increased core counts.
Keywords :
integrated circuit design; microprocessor chips; silicon-on-insulator; AMD Bulldozer x86-64 core; SOI HKMG technology; integer execution unit; integer scheduler; out-of-order scheduler; silicon-on-insulator; size 32 nm; two-core Bulldozer module; Arrays; Clocks; Computer aided manufacturing; Inverters; Latches; Logic gates; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2011 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-61284-303-2
Type :
conf
DOI :
10.1109/ISSCC.2011.5746228
Filename :
5746228
Link To Document :
بازگشت