DocumentCode :
2893170
Title :
A 3-ps dead-zone double-edge-checking phase-frequency-detector with 4.78 GHz operating frequencies
Author :
Chou, Chien-Ping ; Lin, Zhi-Ming ; Chen, Jun-Da
Author_Institution :
Dept. of Electr. Eng., Nat. Changhua Univ. of Educ., Taiwan
Volume :
2
fYear :
2004
fDate :
6-9 Dec. 2004
Firstpage :
937
Abstract :
This work proposes a double-edge-checking phase frequency detector (dec-PFD), designed in 0.35-μm CMOS process with 3-V supply voltage. Consisting of four-states without feedback paths, the dec-PFD can avoid Up and DOWN signals from rising to high at the same time and thus solve current mismatch problem with 3-ps dead-zone in the phase detection. The maximum operating frequency of the PFD is 4.78 GHz. Simulated results are presented to demonstrate the capability of phase detection of the circuit.
Keywords :
CMOS integrated circuits; phase detectors; 0.35 micron; 3 V; 3 ps; 4.78 GHz; CMOS process; current mismatch problem; dead zone; double edge checking method; feedback paths; operating frequency; phase detection; phase frequency detector; CMOS process; Charge pumps; Delay effects; Feedback circuits; Jitter; Phase detection; Phase frequency detector; Phase locked loops; Voltage; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1413034
Filename :
1413034
Link To Document :
بازگشت