DocumentCode :
2895323
Title :
Shared reconfigurable architectures for CMPS
Author :
Watkins, Matthew A. ; Cianchetti, Mark J. ; Albonesi, David H.
Author_Institution :
Comput. Syst. Lab., Cornell Univ., Ithaca, NY
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
299
Lastpage :
304
Abstract :
This paper investigates reconfigurable architectures suitable for chip multiprocessors (CMPs). Prior research has established that augmenting a conventional processor with reconfigurable logic can dramatically improve the performance of certain application classes, but this comes at non-trivial power and area costs. Given substantial observed time and space differences in fabric usage, we propose that pools of programmable logic should be shared among multiple cores. While a common shared pool is more compact and power efficient, fabric conflicts may lead to large performance losses relative to per-core private fabrics. We identify particular characteristics of past reconfigurable fabric designs that are particularly amenable to fabric sharing. We then propose spatially and temporally shared fabrics in a CMP. The sharing policies that we devise incur negligible performance loss compared to private fabrics, while cutting the area and peak power of the fabric by 4X.
Keywords :
microprocessor chips; multiprocessing systems; programmable logic devices; reconfigurable architectures; CMP; chip multiprocessors; fabric sharing; per-core private fabrics; programmable logic; reconfigurable logic; shared reconfigurable architectures; Costs; Fabrics; Hardware; Microprocessors; Multicore processing; Programmable logic arrays; Programmable logic devices; Reconfigurable architectures; Reconfigurable logic; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629948
Filename :
4629948
Link To Document :
بازگشت