DocumentCode :
2895662
Title :
Moment based delay modelling for on-chip RC global VLSI interconnect for unit ramp input
Author :
Halder, Arka ; Maheshwari, Vikas ; Goyal, Alka ; Kar, Rajib ; Mandal, Durbadal ; Bhattacharjee, A.K.
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Durgapur, India
fYear :
2012
fDate :
May 30 2012-June 1 2012
Firstpage :
164
Lastpage :
167
Abstract :
The Elmore delay has been the metric of choice for the performance driven design applications. But the accuracy of the Elmore delay is insufficient. This paper presents an accurate and efficient model to compute the delay metric of on-chip high speed VLSI interconnects for ramp inputs. The proposed delay metric is based on the distributed RC interconnect model. For optimization like physical synthesis and static timing analysis, efficient interconnect delay computation is critical. In this paper, a delay metric using RC-out has been formulated which computes the delay at the output node. The proposed model is based on the first three moments of the impulse response. Two pole RC model is developed based on the first, second and third moments´ effect onto the delay calculation for interconnect lines. This two pole approach permits the pre-characterization of the interconnect delay. The empirical D3M metric is shown to be a typical case. The proposed metric also provides an expression for impulse response. The SPICE simulation results justify the accuracy and efficacy of the proposed model.
Keywords :
RC circuits; SPICE; VLSI; circuit optimisation; high-speed integrated circuits; integrated circuit design; integrated circuit interconnections; system-on-chip; transient response; Elmore delay; RC segments; SPICE simulation; delay metric computation; distributed RC interconnect model; empirical D3M metric; impulse response; interconnect delay precharacterization; interconnect lines; moment-based delay modelling; on-chip RC global VLSI interconnect; on-chip high-speed VLSI interconnect; output node delay computation; physical synthesis; static timing analysis; two pole RC model; unit ramp input; very-large-scale integration circuits; Computational modeling; Delay; Equations; Integrated circuit interconnections; Integrated circuit modeling; Very large scale integration; Delay Modelling; On-Chip Interconnect; RC Segments; Ramp Input; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Science and Software Engineering (JCSSE), 2012 International Joint Conference on
Conference_Location :
Bangkok
Print_ISBN :
978-1-4673-1920-1
Type :
conf
DOI :
10.1109/JCSSE.2012.6261945
Filename :
6261945
Link To Document :
بازگشت