DocumentCode :
2895997
Title :
Direct sigma-delta modulated signal processing in FPGA
Author :
Ng, Chiu-Wa ; Wong, Ngai ; So, Hayden Kwok-Hay ; Ng, Tung-Sang
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Hong Kong, Hong Kong
fYear :
2008
fDate :
8-10 Sept. 2008
Firstpage :
475
Lastpage :
478
Abstract :
The effectiveness of implementing bit-stream signal processing (BSSP) multiplier circuits in FPGAs, in terms of hardware resources and clock frequency, is presented. In particular, the result of realizing BSSP multipliers on FPGA architectures that utilize 6-input lookup tables (LUTs) is compared against architectures that utilize 4-input LUTs. It is found that architectures featuring 6-input LUTs suit well in BSSP applications where wide combinatorial paths are common. Furthermore, the performance of a BSSP multiplier is compared against conventional parallel multipliers in terms of LUT resource requirements. For a given resource requirement, it is found that an over-sampling ratio of less than 32 is required for a BSSP multiplier to outperform its parallel counterpart.
Keywords :
field programmable gate arrays; multiplying circuits; sigma-delta modulation; signal processing; table lookup; FPGA; bit-stream signal processing; lookup tables; multiplier circuits; sigma-delta modulated signal processing; Circuits; Clocks; Delta-sigma modulation; Digital modulation; Digital signal processing; Field programmable gate arrays; Frequency; Hardware; Signal processing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
Conference_Location :
Heidelberg
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
978-1-4244-1961-6
Type :
conf
DOI :
10.1109/FPL.2008.4629987
Filename :
4629987
Link To Document :
بازگشت