Title : 
Power efficient DSP datapath configuration methodology for FPGA
         
        
            Author : 
McKeown, S. ; Woods, R. ; McAllister, J.
         
        
            Author_Institution : 
Programmable Syst. Lab., Queens Univ. Belfast, Belfast
         
        
        
        
        
        
            Abstract : 
Exploiting the underutilisation of variable-length DSP algorithms during normal operation is vital, when seeking to maximise the achievable functionality of an application within peak power budget. A system level, low power design methodology for FPGA-based, variable length DSP IP cores is presented. Algorithmic commonality is identified and resources mapped with a configurable datapath, to increase achievable functionality. It is applied to a digital receiver application where a 100% increase in operational capacity is achieved in certain modes without significant power or area budget increases. Measured results show resulting architectures requires 19% less peak power, 33% fewer multipliers and 12% fewer slices than existing architectures.
         
        
            Keywords : 
digital signal processing chips; field programmable gate arrays; FPGA; digital receiver; peak power budget; power efficient DSP datapath configuration; variable-length DSP algorithms; Computer architecture; Cooling; Costs; Digital signal processing; Discrete cosine transforms; Fast Fourier transforms; Field programmable gate arrays; Power supplies; Signal processing algorithms; Space vector pulse width modulation;
         
        
        
        
            Conference_Titel : 
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
         
        
            Conference_Location : 
Heidelberg
         
        
            Print_ISBN : 
978-1-4244-1960-9
         
        
            Electronic_ISBN : 
978-1-4244-1961-6
         
        
        
            DOI : 
10.1109/FPL.2008.4629997