Title :
A New Statistical Approach for Glitch Estimation in Combinational Circuits
Author :
Sayed, Ahmed ; Al-Asaad, Hussain
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Davis, CA
Abstract :
Low-power consumption has become a highly important concern for synchronous standard-cell design, and consequently mandates the use of low-power design methodologies and techniques. Glitches are not functionally significant in synchronous designs, but they consume a lot of power. By reducing glitching activity, we can reduce the dominant term in the power consumption of CMOS digital circuits. In this paper, we present a new method to estimate the glitching activity for different circuit nodes. The method is robust and produces accurate glitch probability numbers early in the design cycle. It does not have much overhead and it alleviates existing compute-intensive algorithms/methods
Keywords :
CMOS logic circuits; combinational circuits; logic design; low-power electronics; statistical analysis; CMOS digital circuits; combinational circuits; glitch estimation; glitch probability numbers; glitching activity; low-power consumption; statistical approach; synchronous standard-cell design; CMOS digital integrated circuits; Clocks; Combinational circuits; Design methodology; Digital systems; Energy consumption; Equations; Short circuit currents; Switching circuits; Voltage;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378834