Title :
The correlation of package coplanarity and reflow warpage to SMT
Author :
Lee Yung Hsiang ; Ong Kang Eu ; Loh Wei Keat ; Wong Shaw Fong ; Gill, Paramjeet S ; Tan Kah Kee
Author_Institution :
Intel Technol. Sdn Bhd, Kulim, Malaysia
fDate :
Nov. 30 2010-Dec. 2 2010
Abstract :
Flip Chip Ball Grid Array (FCBGA) package with large silicon chip and package size typically exhibits high warpage and coplanarity. Many percieved that such package design faced surface mount technology (SMT) challenges. In this study, the warpage characteristic and the SMT validation for such large package was investigated. A hybrid methodology utilizing both numerical and empirical data to predict the coplanarity of this package is presented. SMT validation was performed on range of coplanarity to demonstrate the process robustness together with solder joint reliability (SJR) data. With all the studies, the correlation between package room temperature coplanarity and reflow warpage has been established without comprising SMT quality and SJR performance. In the end, an improved FCBGA coplanarity specification limit has been defined and aligned with the Alternate Warpage Specification in JEDEC standard.
Keywords :
ball grid arrays; flip-chip devices; reflow soldering; surface mount technology; SMT; flip chip ball grid array package; package coplanarity; reflow warpage; solder joint reliability; surface mount technology; Adaptive optics; Displacement measurement; Distance measurement; Optical variables measurement; Silicon; Testing;
Conference_Titel :
Electronic Manufacturing Technology Symposium (IEMT), 2010 34th IEEE/CPMT International
Conference_Location :
Melaka
Print_ISBN :
978-1-4244-8825-4
DOI :
10.1109/IEMT.2010.5746680