Title :
Test methodology for embedded cores which protects intellectual property
Author_Institution :
LSI Logic Corp., Milpitas, CA, USA
fDate :
27 Apr-1 May 1997
Abstract :
Testing of embedded cores poses a great challenge. These cores cannot be tested in isolation because core I/Os are not directly accessible from ASIC I/Os. A novel test methodology is developed which generates a partial netlist for protection of intellectual property (IP) by performing structural analysis. This partial netlist is used in ASIC level test generation. For the remaining gates of the core, patterns are supplied to test those gates, which can be applied through only core scan chain. Another scheme is developed to select a few I/Os optimally to add boundary scan circuits to improve IP protection
Keywords :
application specific integrated circuits; boundary scan testing; copyright; industrial property; integrated circuit testing; logic testing; ASIC I/O inaccessibility; ASIC level test generation; core I/Os; core scan chain; coreware design paradigm; embedded cores; gate testing; heuristic algorithm; intellectual property protection; partial netlist generation; selective boundary scan; structural analysis; test methodology; Abstracts; Application specific integrated circuits; Circuit testing; Integrated circuit interconnections; Intellectual property; Large scale integration; Logic testing; Performance analysis; Performance evaluation; Protection;
Conference_Titel :
VLSI Test Symposium, 1997., 15th IEEE
Conference_Location :
Monterey, CA
Print_ISBN :
0-8186-7810-0
DOI :
10.1109/VTEST.1997.599434