DocumentCode :
2901675
Title :
Methods to reduce test application time for accumulator-based self-test
Author :
Stroele, Albrecht P. ; Mayer, Frank
Author_Institution :
Inst. of Comput. Design & Fault Tolerance, Karlsruhe Univ., Germany
fYear :
1997
fDate :
27 Apr-1 May 1997
Firstpage :
48
Lastpage :
53
Abstract :
Accumulators based on addition or subtraction can be used as test pattern generators. Some circuits, however, require long test lengths if the parameters of the accumulator are not properly adapted. This paper presents two different methods to minimize the test length without sacrificing fault coverage. The simulation-based reseeding method is suited to random pattern testable circuits and uses forward and reverse order simulation to skip ineffective patterns. The analytical method is appropriate for circuits with “hard” faults that are detected only by few test patterns. This method searches for an optimal input value of the accumulator and calculates the best seed analytically. The results show significant test length reductions. The proposed pattern generators can be implemented very efficiently in hardware using available blocks of a data path or in software using an embedded processor
Keywords :
automatic test software; built-in self test; circuit analysis computing; circuit optimisation; combinational circuits; fault diagnosis; logic testing; ATALANTA fault simulation; BIST scheme; accumulator-based self-test; circuit optimization; combinatorial circuit testing; data path blocks; embedded processor; fault coverage; forward simulation; hard fault detection; optimal input value; random pattern testable circuits; reverse order simulation; simulation-based reseeding method; test application time reduction; test length minimization; test length reductions; test pattern generators; Automatic testing; Built-in self-test; Circuit faults; Circuit simulation; Circuit testing; Embedded software; Fault detection; Hardware; Registers; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1997., 15th IEEE
Conference_Location :
Monterey, CA
ISSN :
1093-0167
Print_ISBN :
0-8186-7810-0
Type :
conf
DOI :
10.1109/VTEST.1997.599440
Filename :
599440
Link To Document :
بازگشت