DocumentCode :
2901690
Title :
Synchronous design: the right technique for digital ASICs
Author :
Forshaw, Paul ; Hahn, Reinhard
Author_Institution :
Motorola GmbH, Munich, Germany
fYear :
1990
fDate :
17-21 Sep 1990
Abstract :
The synchronous design methodology for ASIC system design is illustrated. The advantages and disadvantages of this design approach are discussed. The synchronous design style has many advantages over the more popularly used asynchronous style. To be successful in designing high-density ASICs with more than 100 K gates, or high-speed ASICs with system speeds of several hundred MHz, this design approach must be adopted. However, there may be applications where the asynchronous approach is necessary, for example, in low-power CMOS circuits. Very little of the circuitry surrounding a typical ASIC is synchronous (e.g. microprocessor interfaces, memories). It is often necessary to include some asynchronous circuitry to interface to the outside world
Keywords :
VLSI; application specific integrated circuits; digital integrated circuits; logic design; ASIC system design; digital ASICs; high-density ASICs; high-speed ASICs; speeds of several hundred MHz; synchronous design methodology; Application specific integrated circuits; CMOS technology; Clocks; Design methodology; Hazards; Logic circuits; Logic design; Manufacturing; Propagation delay; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Seminar and Exhibit, 1990. Proceedings., Third Annual IEEE
Conference_Location :
Rochester, NY
Type :
conf
DOI :
10.1109/ASIC.1990.186126
Filename :
186126
Link To Document :
بازگشت