DocumentCode :
2903330
Title :
Fabrication of vertical InAs-Si heterojunction tunnel field effect transistors
Author :
Schmid, H. ; Moselund, K.E. ; Björk, M.T. ; Richter, M. ; Ghoneim, H. ; Bessire, C.D. ; Riel, H.
Author_Institution :
IBM Res. - Zurich, Rüschlikon, Switzerland
fYear :
2011
fDate :
20-22 June 2011
Firstpage :
181
Lastpage :
182
Abstract :
Gated p-i-n diodes operating as tunnel field effect transistors (TFETs) are recently attracting much attention because of potential benefits over conventional MOSFETs. They are expected to have lower off-current, and operate at lower supply voltage compared to MOSFETs. Unfortunately, these promises are very difficult to realize using materials like Si, Ge and its alloys. However, encouraging experimental results were recently obtained using lower bandgap III-V (InGaAs) material systems offering higher tunneling probabilities. Here we report first results on the fabrication and electrical characterization of III-V / Si heterojunction TFETs with InAs as low bandgap source. This material combination maintains the advantages of Si as channel, drain and substrate material.
Keywords :
III-V semiconductors; elemental semiconductors; high electron mobility transistors; indium compounds; semiconductor growth; silicon; substrates; InAs-Si; channel; drain; electrical characterization; substrate material; vertical heterojunction tunnel field effect transistors; Fabrication; Heterojunctions; Logic gates; Metals; Silicon; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference (DRC), 2011 69th Annual
Conference_Location :
Santa Barbara, CA
ISSN :
1548-3770
Print_ISBN :
978-1-61284-243-1
Electronic_ISBN :
1548-3770
Type :
conf
DOI :
10.1109/DRC.2011.5994479
Filename :
5994479
Link To Document :
بازگشت