Title :
An optimized BIST test pattern generator for delay testing
Author :
Girard, P. ; Landrault, C. ; Moréda, V. ; Pravossoudovitch, S.
Author_Institution :
Lab. d´´Inf. de Robotique et de Microelectronique de Montpellier, Univ. des Sci. et Tech. du Languedoc, Montpellier, France
fDate :
27 Apr-1 May 1997
Abstract :
As delay testing using external testers requires expensive equipment, built-in self-test (BIST) is an alternative technique that can significantly reduce the test cost. In this paper, a BIST test pattern generator (TPG) design for the detection of delay faults is proposed. This TPG design produces test sequences having exactly the same robust delay fault coverage as single input change (SIC) test sequences obtained with the most efficient TPGs proposed before in the literature, but with a reduced test length and less area overhead. This reduction of the test length and area overhead is obtained by determining compatible inputs of the circuit under test (CUT), i.e. inputs that can be switch simultaneously without altering the robust test coverage
Keywords :
built-in self test; delays; BIST test pattern generator; area overhead; built-in self-test; circuit under test; compatible inputs; delay testing; fault detection; optimization; robust delay fault coverage; single input change test sequence; test length; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Delay; Fault detection; Robustness; Switches; Test pattern generators;
Conference_Titel :
VLSI Test Symposium, 1997., 15th IEEE
Conference_Location :
Monterey, CA
Print_ISBN :
0-8186-7810-0
DOI :
10.1109/VTEST.1997.599448