Title :
Reducing SSN by Mismatching Technique
Author :
Huang, HuiFen ; Chu, QingXin ; Xiao, JianKang
Author_Institution :
South China Univ. of Technol., Guangzhou
Abstract :
In CMOS circuits, where consumption is not steady, current peaks produce voltage drops through the inductance, which manifest themselves as fluctuations in the internal supply voltages. This kind of noise is known as delta-I noise, simultaneous switching noise (SSN) or ground bounce. This paper describes a novel method to reduce the SSN: on-chip microstrip-mismatching technique in the power supply wire. The microstrip is connected with the bonding wire. The microstrip is embedded in Si dielectric upon Si substrate and does not increase the size of the chip. Not only the impedance mismatching technique between the bonding wire and the microstrip is considered in order to get noise source reflection coefficient |Gammag| = l at the end noise source-bonding wire, but also the microstrip length is properly designed to get source reflection coefficient Gammagout = -1 at the end microstrip and make the input impedance of the microstrip looking out from the CMOS unit at nodes p and n close to zero, thereby shortening out the noise voltage. Si has high dielectric constant and can also greatly attenuate the noise because of high dielectric loss. The results of S 21 depicts that the transmission coefficient is around -40dB. The technique developed in this paper has the advantage of simplicity, easy realization, non -oscillation and there is no size, weight and power dissipation penalties.
Keywords :
CMOS integrated circuits; dielectric losses; impedance matching; integrated circuit bonding; integrated circuit noise; low-power electronics; microstrip circuits; permittivity; CMOS circuits; Si; bonding wire; delta-I noise; dielectric constant; dielectric loss; impedance mismatching technique; internal supply voltage fluctuation; noise source reflection coefficient; on-chip microstrip-mismatching technique; power dissipation; power supply wire; simultaneous switching noise; transmission coefficient; voltage drops; Acoustic reflection; Bonding; CMOS technology; Circuit noise; Dielectric losses; Dielectric substrates; Impedance; Microstrip; Voltage; Wire;
Conference_Titel :
Electronic Packaging Technology, 2007. ICEPT 2007. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-1392-8
Electronic_ISBN :
978-1-4244-1392-8
DOI :
10.1109/ICEPT.2007.4441414