DocumentCode :
2903627
Title :
Verification Methodology for Self-Repairable Memory Systems
Author :
Li, Jin-Fu ; Wu, Chun-Hsien
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli
fYear :
2006
fDate :
20-23 Nov. 2006
Firstpage :
109
Lastpage :
114
Abstract :
With the nanometer-scale semiconductor technology, built-in self-repair (BISR) schemes are emerging techniques for improving the yield of embedded memories. A built-in self-repairable memory system typically consists of repairable memory cores, wrappers, built-in self-test (BIST) circuit, fuse group, and built-in redundancy-analyzer. This paper presents a system-level verification methodology for built-in self-repairable memory systems. The proposed verification methodology can verify the connectivity between the wrappers and self-repairable memories in a self-repairable memory system. Also, it can verify the wrapper misplaced design errors
Keywords :
built-in self test; formal verification; integrated circuit yield; integrated memory circuits; nanotechnology; built-in self-repair schemes; built-in self-test circuit; design errors; embedded memories yield; nanometer-scale semiconductor technology; redundancy analyzer; self-repairable memory systems; system-level verification methodology; Automatic test pattern generation; Built-in self-test; Circuit faults; Circuit simulation; Fuses; Integrated circuit interconnections; Multiplexing; Random access memory; Redundancy; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2006. ATS '06. 15th Asian
Conference_Location :
Fukuoka
ISSN :
1081-7735
Print_ISBN :
0-7695-2628-4
Type :
conf
DOI :
10.1109/ATS.2006.261001
Filename :
4030749
Link To Document :
بازگشت