DocumentCode :
2904344
Title :
Low Power Oriented Test Modification and Compression Techniques for Scan Based Core Testing
Author :
Hayashi, Terumine ; Ikeda, Naotsugu ; Shinogi, Tsuyoshi ; Takase, Haruhiko ; Kita, Hidehiko
Author_Institution :
Graduate Sch. of Eng., Mie Univ., Tsu
fYear :
2006
fDate :
20-23 Nov. 2006
Firstpage :
327
Lastpage :
332
Abstract :
This paper proposes effective techniques for reducing not only test data volume but also scan-in transitions that are closely related to power dissipation. First, a new test smoothing algorithm was adopted that can reduce scan-in transitions through test vector modification. Second, a test compression method was proposed that can reduce test data volume while keeping down the increase of transitions as small as possible. The effectiveness of the proposed techniques was shown through experiments for ISCAS´89 benchmark circuits
Keywords :
boundary scan testing; data compression; integrated circuit testing; low power oriented test modification; scan core testing; scan-in transitions reduction; test compression; test cost reduction; test data volume reduction; test smoothing; Circuit testing; Compaction; Costs; Fault detection; Flip-flops; Large scale integration; Logic testing; Minimization; Power dissipation; Smoothing methods; compression; low power test; scan testing; test cost reduction; test data; test modification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2006. ATS '06. 15th Asian
Conference_Location :
Fukuoka
ISSN :
1081-7735
Print_ISBN :
0-7695-2628-4
Type :
conf
DOI :
10.1109/ATS.2006.260951
Filename :
4030787
Link To Document :
بازگشت