DocumentCode :
2905648
Title :
On-chip segmented bus: a self-timed approach [SOC]
Author :
Seceleanu, Tiberiu ; Plosila, Juha ; Lijeberg, P.
Author_Institution :
Dept. of Inf. Technol., Turku Univ., Finland
fYear :
2002
fDate :
25-28 Sept. 2002
Firstpage :
216
Lastpage :
220
Abstract :
Bus structure is one of the important issues within the present day system-on-chip design paradigm. Speed and power consumption characteristics of a bus-based device are highly dependent on the bus organization. We propose a segmented bus architecture which shows potential for improving both speed and power related figures of a bus-based system. From a globally asynchronous locally synchronous systems perspective, self-timed logic seems appropriate for interconnecting sub-systems operating at different speeds. Hence, inter-module control follows self-timed design rules, whereas modules themselves can be synchronous entities.
Keywords :
asynchronous circuits; circuit simulation; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; logic design; logic simulation; synchronisation; system buses; system-on-chip; timing; GALS; SOC on-chip segmented bus architectures; bus arbitration schemes; bus organization; bus-based device speed/power consumption; globally asynchronous locally synchronous systems; inter-module control; self-timed bus control; self-timed logic; synchronization; synchronous entities; system-on-chip bus structures; varying speed sub-system interconnection; Clocks; Control systems; Energy consumption; Information technology; Laboratories; Logic devices; Modems; Parasitic capacitance; Power system interconnection; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2002. 15th Annual IEEE International
Print_ISBN :
0-7803-7494-0
Type :
conf
DOI :
10.1109/ASIC.2002.1158059
Filename :
1158059
Link To Document :
بازگشت