Title :
Task placement for heterogeneous reconfigurable architectures
Author :
Koester, Markus ; Porrmann, Mario ; Kalte, Heiko
Author_Institution :
Heinz Nixdorf Inst., Paderborn Univ.
Abstract :
The concept of partial reconfiguration offers the possibility to dynamically place and remove hardware tasks on reconfigurable architectures, like FPGAs. Common placement algorithms, e.g. Best Fit, are designed for homogeneous architectures, since they do not consider any placement constraints of the hardware tasks. Due to the integration of, e.g., dedicated memory, current FPGAs are heterogeneous reconfigurable architectures. In this paper we introduce two heterogeneous placement algorithms, which are able to deal with the constraints of the hardware tasks. Both algorithms are compared to the Best Fit algorithm by using a simulation framework for partially configurable architectures. We propose concepts of an efficient hardware realization of our placement approach with Xilinx Virtex-II FPGAs. Moreover, we present a task placement mechanism to change the position of a hardware task on the FPGA by manipulating the configuration data of the task
Keywords :
field programmable gate arrays; logic design; reconfigurable architectures; Best Fit algorithm; Xilinx Virtex-II FPGA; field programmable gate array; heterogeneous placement algorithm; heterogeneous reconfigurable architecture; homogeneous architecture; partial reconfiguration; partially configurable architecture; task placement; Australia; Circuits; Computer architecture; Computer science; Computer vision; Field programmable gate arrays; Hardware; Reconfigurable architectures; Resource management; Software engineering;
Conference_Titel :
Field-Programmable Technology, 2005. Proceedings. 2005 IEEE International Conference on
Conference_Location :
Singapore
Print_ISBN :
0-7803-9407-0
DOI :
10.1109/FPT.2005.1568523