DocumentCode :
2905983
Title :
Low Capture Power Test Generation for Launch-off-Capture Transition Test Based on Don´t-Care Filling
Author :
Wang, Sying-Jyan ; Chen, Yan-Ting ; Li, Katherine Shu-Min
Author_Institution :
Dept. of Comput. Sci., Nat. Chung Hsing Univ., Taichung
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
3683
Lastpage :
3686
Abstract :
In this paper, we propose an automatic test pattern generation (ATPG) scheme for low power launch-off-capture (LOC) transition test. Two techniques are explored in the proposed ATPG. A bidirectional X-filling, in which both line justification and logic simulation are used, is integrated in the ATPG algorithm to reduce capture power while feeding the first test pattern into CUT. For vectors producing very large capture power, a test vector replacement scheme is applied to efficiently reduce the peak capture power. The proposed method does not change the test architecture, and thus no hardware overhead is required. Experimental results show that the proposed scheme outperforms previous method by 50% in both peak power and average capture power.
Keywords :
automatic test pattern generation; logic simulation; logic testing; low-power electronics; automatic test pattern generation; dont-care filling; launch-off-capture transition test; low capture power test generation; test vector replacement scheme; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Clocks; Delay; Energy consumption; Filling; Logic testing; Power generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378642
Filename :
4253480
Link To Document :
بازگشت