Title :
Analytical performance models for RLC interconnects and application to clock optimization
Author :
Huang, Xuejue ; Cao, Yu ; Sylvester, Dennis ; King, Tsu-Jae ; Hu, Chenming
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
Abstract :
A novel analytical approach for RLC interconnect performance analysis is developed. Using the gate and line geometries as inputs, we derive closed-form expressions for propagation delay, rise time, and voltage overshoot at both the driver output and the far end of the interconnect. This analytical approach enables fast and accurate RLC interconnect analysis and design optimization. Application to clock interconnect optimization is demonstrated and design guidelines are proposed.
Keywords :
RLC circuits; circuit optimisation; clocks; delays; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; RLC interconnects; analytical performance models; clock interconnect optimization; clock optimization; closed-form expressions; design optimization; driver output; gate geometries; interconnect performance analysis; line geometries; propagation delay; rise time; voltage overshoot; Analytical models; Capacitance; Clocks; Delay effects; Design optimization; Frequency; Inductance; Performance analysis; Signal analysis; Voltage;
Conference_Titel :
ASIC/SOC Conference, 2002. 15th Annual IEEE International
Print_ISBN :
0-7803-7494-0
DOI :
10.1109/ASIC.2002.1158084