DocumentCode :
2906225
Title :
FPGA architecture for standby power management
Author :
Bharadwaj, Rajarshee P. ; Konar, Rajan ; Bhatia, Dinesh ; Balsara, Poras
Author_Institution :
Center for Integrated Circuit & Syst., Texas Univ., Richardson, TX
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
181
Lastpage :
188
Abstract :
Modern reconfigurable architectures like FPGAs have emerged as a viable platform for system implementation. However, the luxury of system implementation along with the flexibility to reprogram the device, comes at the cost of substantial hardware overhead that has made such fabrics extremely power hungry. In current nanometer designs, static or leakage power has emerged as a dominant component in total power consumption. In order to evolve under aggressive technology scaling, modern reconfigurable fabric must evolve with new architectures, design methodologies and CAD tools. In this paper we present an architecture for standby power management in programmable fabrics. We analyze various trade-offs of design variables associated with such architectures
Keywords :
field programmable gate arrays; logic design; reconfigurable architectures; CAD tools; FPGA architecture; leakage power; programmable fabrics; reconfigurable architectures; standby power management; static power; Costs; Design automation; Design methodology; Energy consumption; Energy management; Fabrics; Field programmable gate arrays; Hardware; Power system management; Reconfigurable architectures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2005. Proceedings. 2005 IEEE International Conference on
Conference_Location :
Singapore
Print_ISBN :
0-7803-9407-0
Type :
conf
DOI :
10.1109/FPT.2005.1568544
Filename :
1568544
Link To Document :
بازگشت