DocumentCode :
2906423
Title :
Test Generation for Open Defects in CMOS Circuits
Author :
Devtaprasanna, N. ; Gunda, A. ; Krishnamurthy, P. ; Reddy, S.M. ; Pomeranz, I.
Author_Institution :
Dept. of ECE, Iowa Univ., IA
fYear :
2006
fDate :
4-6 Oct. 2006
Firstpage :
41
Lastpage :
49
Abstract :
Open defects in CMOS circuits require two-pattern tests for detection. Traditionally, the only two-pattern tests included in manufacturing test are those targeting transition delay faults. Such tests, however, do not provide complete coverage of all the open defects. In this paper we propose the use of a unified test set that detects all inline resistance faults which model interconnect open defects and all transistor stuck-open faults which model intra-gate open defects in order to obtain a comprehensive coverage of open defects. We also describe a method of generating the proposed test set using an ATPG program for transition delay faults whose sizes are comparable to transition delay fault based test set
Keywords :
CMOS integrated circuits; automatic test pattern generation; fault diagnosis; integrated circuit testing; logic testing; ATPG program; CMOS circuits; inline resistance faults; manufacturing test; open defects; stuck-open faults; transition delay faults; two-pattern tests; Automatic test pattern generation; Circuit faults; Circuit testing; Delay; Electrical fault detection; Fault detection; Integrated circuit interconnections; Manufacturing; Semiconductor device modeling; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2006. DFT '06. 21st IEEE International Symposium on
Conference_Location :
Arlington, VA
ISSN :
1550-5774
Print_ISBN :
0-7695-2706-X
Type :
conf
DOI :
10.1109/DFT.2006.62
Filename :
4030914
Link To Document :
بازگشت