DocumentCode :
2906993
Title :
Designing an FPGA SoC using a standardized IP block interface
Author :
Shannon, Lesley ; Fort, Blair ; Parikh, Samir ; Patel, Arun ; Saldana, Manuel ; Chow, Paul
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont.
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
341
Lastpage :
342
Abstract :
Designing systems on-chip is becoming increasingly popular as die sizes increase and technology sizes decrease. The complexity of integrating different types of processing elements (PEs) that use different communication protocols and interfaces complicates the system-level design methodology. Recent work provided a proof of concept demonstrating how a controller could be used to provide a generic system-level interface that separates the functionality of a PE from its communication protocols and makes the actual physical interconnections between modules a lesser problem. This paper summarizes how the SIMPPL model is able to implement the system-specific requirements of an MPEG-1 video decoder and the overhead this framework incurs
Keywords :
field programmable gate arrays; logic design; system-on-chip; MPEG-1 video decoder; SIMPPL model; communication protocols; field programmable gate array; module interconnections; standardized IP block interface; system-level design methodology; systems on-chip; Buffer storage; Communication system control; Control systems; Decoding; Field programmable gate arrays; Hardware; Protocols; Streaming media; System-level design; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2005. Proceedings. 2005 IEEE International Conference on
Conference_Location :
Singapore
Print_ISBN :
0-7803-9407-0
Type :
conf
DOI :
10.1109/FPT.2005.1568591
Filename :
1568591
Link To Document :
بازگشت