Title :
A Built-In Redundancy-Analysis Scheme for Self-Repairable RAMs with Two-Level Redundancy
Author :
Huang, Yu-Jen ; Chang, Da-Ming ; Li, Jin-Fu
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli
Abstract :
With the increasing demand of memories in system-on-chip (SOC) designs, developing efficient yield-improvement techniques for memories becomes an important issue. Built-in self-repair (BISR) technique has become a popular method for repairing defective embedded memories. To allocate redundancy efficiently, built-in redundancy-analysis (BIRA) function is usually needed for designing a BISR scheme. This paper presents an efficient BIRA scheme for RAMs with two-level redundancy (i.e., spare rows, spare columns, and spare words). Experimental results show that the repair rate of the proposed BIRA scheme approximates to that of the exhaustive search with the same redundancy organization. Furthermore, the repair rate of the proposed BIRA scheme with two-level redundancy is higher than that of the exhaustive search scheme with one-level redundancy (i.e., spare rows and spare columns). The area cost of the proposed BIRA scheme is low. For example, the hardware overhead of the proposed BIRA scheme for an 8Ktimes64-bit RAM with three spare rows, three spare columns, and two spare words is only about 2%
Keywords :
built-in self test; embedded systems; fault tolerant computing; random-access storage; system-on-chip; SOC; built-in redundancy-analysis; built-in self-repair; embedded memory; self-repairable RAM; spare columns; spare rows; spare words; system-on-chip; two-level redundancy; Circuits; Contracts; Costs; Hardware; Laboratories; Logic; Random access memory; Read-write memory; Redundancy; System-on-a-chip;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2006. DFT '06. 21st IEEE International Symposium on
Conference_Location :
Arlington, VA
Print_ISBN :
0-7695-2706-X