DocumentCode :
2908149
Title :
A Low-Power Multiplier Using Adiabatic CPL Circuits
Author :
Wang, Ling ; Hu, Jianping ; Dai, Jing
Author_Institution :
Ningbo Univ., Ningbo
fYear :
2007
fDate :
26-28 Sept. 2007
Firstpage :
21
Lastpage :
24
Abstract :
This paper investigates low-power characteristics of complementary pass-transistor logic (CPL) circuits using four-phase power-clocks. On this basis, adiabatic CPL circuits are introduced, which use bootstrapped NMOS switches to eliminate non-adiabatic loss of output loads. A tree multiplier using 4-2 compressor based on adiabatic CPL circuits is described. The energy loss of the adiabatic CPL circuits is closed to CPAL (complementary pass-transistor adiabatic logic) circuits. Its energy dissipation is less dependency on power-clock frequency and insensitivity to output load capacitance. Compared with the conventional CMOS implementation, the 4-2 compressor using adiabatic CPL circuits attains energy savings of 68% to 82% for clock rates ranging from 25 to 150 MHz.
Keywords :
CMOS logic circuits; MOS integrated circuits; clocks; low-power electronics; transistor circuits; CMOS; NMOS switches; complementary pass-transistor adiabatic logic circuits; energy dissipation; low-power multiplier; power-clocks; CMOS logic circuits; Capacitance; Clocks; Energy dissipation; Energy loss; Frequency; Logic circuits; MOS devices; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, 2007. ISIC '07. International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0797-2
Electronic_ISBN :
978-1-4244-0797-2
Type :
conf
DOI :
10.1109/ISICIR.2007.4441786
Filename :
4441786
Link To Document :
بازگشت