Title :
Zero Static Power Fuse Circuit
Author_Institution :
Mixed-Signal Modules Department, Development Centre, Infineon Technologies Asia-Pacific, Singapore, Email: fanma@eee.org
Abstract :
A compact digital fuse circuit that consumes zero static power and forces zero bias across blown fuse links suitable for deep submicron technologies is described. No bias or power-down control signals are required in this fuse concept making it ideal for low power applications. The fuse circuit exploits the availability of system reset signal (power-up, hardware) to sense and latch fuse state data and incorporates fuse isolate capability needed for zero bias. This can be combined with additional logic to offer software programmable functionality in a modular fashion. An inherent feature of the circuit is that the fuse state is valid during the sense phase which is required in power-on-reset (POR) fusing applications. Such fuse circuits have been successfully implemented in 180 nm CMOS technology for use as generic fuses (hard/soft) as well as fusing for power-on/voltage-detect circuit (POR/UVD). A 1.8V supply fusebank circuit comprising 30 hard fuses and 10 soft-fuses occupies an area of 0.04 mm2. A 3.3 V supply fusebank circuit comprising 10 soft fuses and 3.3/1.8V level shifters occupies an area of 0.015 mm2.
Keywords :
CMOS digital integrated circuits; electric fuses; power supply circuits; blown fuse links; compact digital fuse circuit; deep submicron technology; fuse isolate capability; latch fuse state data; low power application; size 180 nm; software programmable functionality; system reset signal; voltage 1.8 V; voltage 3.3 V; zero bias; zero static power fuse circuit; Application software; CMOS technology; Circuits; Fuses; Impedance; Inverters; Latches; MOS devices; Power dissipation; Voltage;
Conference_Titel :
Integrated Circuits, 2007. ISIC '07. International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0797-2
Electronic_ISBN :
978-1-4244-0797-2
DOI :
10.1109/ISICIR.2007.4441803