Title :
Design of m-out-of-n bit-voters
Author :
Parhami, Behrooz
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
Abstract :
Several synthesis methods for m-out-of-n bit-voting networks are described, and the costs of the resultant designs are compared. In the special case of majority voting (with gate count used as the cost index), it is shown that a multiplexer-based design method yields the best realizations for small n, while designs based on selection networks are most efficient when n is large. Other design techniques are offered that might be more efficient with particular technologies or when certain standard building blocks are to be used in the hardware realization. Most of these designs can be extended to the general case of unequal vote weights (weighted voting)
Keywords :
logic circuits; logic design; cost index; design costs; gate count; logic circuits; m-out-of-n bit-voting networks; majority voting; multiplexer; selection networks; synthesis methods; unequal vote weights; weighted voting; Algorithm design and analysis; Circuits; Computer networks; Costs; Design engineering; Design methodology; Fault tolerant systems; Hardware; Network synthesis; Voting;
Conference_Titel :
Signals, Systems and Computers, 1991. 1991 Conference Record of the Twenty-Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
0-8186-2470-1
DOI :
10.1109/ACSSC.1991.186650