DocumentCode :
2908969
Title :
An Area-Efficient LDPC Decoder Architecture and Implementation for CMMB Systems
Author :
Zhang, Kai ; Huang, Xinming ; Wang, Zhongfeng
Author_Institution :
Dept. of Electr. & Comput. Eng., Worcester Polytech. Inst., Worcester, MA, USA
fYear :
2009
fDate :
7-9 July 2009
Firstpage :
235
Lastpage :
238
Abstract :
This paper presents an area-efficient LDPC decoder architecture for the China multimedia mobile broadcasting (CMMB) standard. Several techniques are adopted to reduce memory size, including the min-sum algorithm (MSA), optimal bit-width quantization of the iterative messages and reduced complexity for the interconnect network. The decoder for the rate-1/2 9216-bit code is implemented using the 90 nm 1.0 V CMOS technology. It achieves the decoding throughput of 48 Mbps at 5 iterations when operating at 60 MHz and the power dissipation is only 34 mW.
Keywords :
CMOS integrated circuits; decoding; mobile radio; parity check codes; CMMB systems; CMOS technology; China multimedia mobile broadcasting standard; area-efficient LDPC decoder architecture; frequency 60 MHz; iterative messages; min-sum algorithm; optimal bit-width quantization; CMOS technology; Digital multimedia broadcasting; Iterative algorithms; Iterative decoding; Multimedia communication; Parity check codes; Power dissipation; Power system interconnection; Quantization; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2009. ASAP 2009. 20th IEEE International Conference on
Conference_Location :
Boston, MA
ISSN :
2160-0511
Print_ISBN :
978-0-7695-3732-0
Electronic_ISBN :
2160-0511
Type :
conf
DOI :
10.1109/ASAP.2009.34
Filename :
5200039
Link To Document :
بازگشت