DocumentCode :
2908981
Title :
New Conditional Sampling Sense-Amplifier-Based Flip-Flop for High-Performance and Low-Power Application
Author :
Seng, Yeo Kiat ; Ling, Goh Wang ; Gee, Lim Hoe ; Wenle, Zhang
Author_Institution :
Nanyang Technol. Univ., Singapore
fYear :
2007
fDate :
26-28 Sept. 2007
Firstpage :
204
Lastpage :
207
Abstract :
In this paper a new sense-amplifier based flip-flop is proposed for high-performance and low power application. The proposed new design employs conditional techniques to create conditional sampling windows to eliminate redundant internal transitions. The proposed single edge-triggered D flip-flop is based on charted semiconductor 0.18-mum CMOS process. The proposed design shows a great reduction in power dissipation especially at lower data activity rate, with 50% reduction at 50% data activity and 25% less power at 25% data activity. The proposed new design obtained a reduction of 21% for its data-to-output delay and an overall improvement of 30% in the power-delay-product (PDP) when compared to the recently published low-power high performance differential conditional data mapping flip-flops. It also has lesser transistor count.
Keywords :
CMOS logic circuits; flip-flops; low-power electronics; CMOS process; charted semiconductor; conditional sampling windows; data activity rate; data-to-output delay; differential conditional data mapping flip-flops; power dissipation; power-delay-product; redundant internal transitions; sense-amplifier-based flip-flop; single edge-triggered D flip-flop; Circuits and systems; Clocks; Delay; Digital systems; Flip-flops; MOSFETs; Power dissipation; Power engineering and energy; Process design; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, 2007. ISIC '07. International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0797-2
Electronic_ISBN :
978-1-4244-0797-2
Type :
conf
DOI :
10.1109/ISICIR.2007.4441833
Filename :
4441833
Link To Document :
بازگشت