DocumentCode :
2909108
Title :
Low voltage wide range DLL-based quad-phase core clock generator for high speed network SRAM application
Author :
Kim, Nam-Seog ; Cho, Uk-Rae ; Byun, Hyun-Geun
Author_Institution :
Memory Div., Samsung Electron., Hwasung, South Korea
fYear :
2005
fDate :
18-21 Sept. 2005
Firstpage :
533
Lastpage :
536
Abstract :
This paper proposed DLL-based quad phase core clock generator, whose operation voltage is sub 1V. The quad phase clocks are used to transmit DDR data and complementary echo clocks. The proposed DLL generates evenly spaced quad phase clocks without additional delay elements and duty cycle corrector, so it has no systematic error from duty cycle correction. To reduce the amount of bang-bang jitter, a new interpolation scheme is proposed. The phase shift error of interpolator is less than 2% of ideal one phase step and doesn´t have 3-code dither at lock at digitally controlled DLL. The proposed circuits were fabricated with 0.1 μm CMOS process.
Keywords :
CMOS integrated circuits; SRAM chips; clocks; delay lock loops; interpolation; 0.1 micron; CMOS process; SRAM; bang-bang jitter; delay lock loops; high speed network; interpolation scheme; phase shift error; quad phase clocks; quad-phase core clock generator; Added delay; Circuits; Clocks; Digital control; Error correction; High-speed networks; Interpolation; Jitter; Low voltage; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2005. Proceedings of the IEEE 2005
Print_ISBN :
0-7803-9023-7
Type :
conf
DOI :
10.1109/CICC.2005.1568724
Filename :
1568724
Link To Document :
بازگشت