DocumentCode :
2909266
Title :
Design of a High Performance Charge Pump Circuit for Low Voltage Phase-locked Loops
Author :
Sun, Yuan ; Siek, Liter ; Song, Pengyu
Author_Institution :
Nanyang Technol. Univ., Singapore
fYear :
2007
fDate :
26-28 Sept. 2007
Firstpage :
271
Lastpage :
274
Abstract :
In this paper, the design of a 1.2 V charge pump circuit suitable for PLL-based frequency synthesizer with low spurious tone requirement is presented. The proposed charge pump circuit improves current matching in a wide output voltage range by applying a replica biasing technique with a new feedback structure that provides more stable operation. The systematic percentage error for the output range from 0.1 V to 1.1 V is less than plusmn0.5 %. Other non-ideal effects such as feed-through of the input pulses, charge sharing and timing mismatch of input signals are also significantly reduced. The charge pump circuit was designed in 0.18 mum CMOS process.
Keywords :
CMOS integrated circuits; frequency synthesizers; phase locked loops; 0.18 mum CMOS process; PLL-based frequency synthesizer; charge pump circuit design; current matching; low voltage phase-locked loop; size 0.18 mum; voltage 0.1 V to 1.1 V; voltage 1.2 V; Charge pumps; Circuit stability; Filters; Frequency synthesizers; Low voltage; Phase frequency detector; Phase locked loops; Switches; Timing; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, 2007. ISIC '07. International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0797-2
Electronic_ISBN :
978-1-4244-0797-2
Type :
conf
DOI :
10.1109/ISICIR.2007.4441850
Filename :
4441850
Link To Document :
بازگشت