DocumentCode :
2909301
Title :
LDPC decoder area, timing, and energy models for early quantitative hardware cost estimates
Author :
Korb, Matthias ; Noll, Tobias G.
Author_Institution :
Electr. Eng. & Comput. Syst., RWTH Aachen Univ., Aachen, Germany
fYear :
2010
fDate :
29-30 Sept. 2010
Firstpage :
169
Lastpage :
172
Abstract :
System specification of SoCs needs to be supported by quantitative cost models to avoid wrong decisions in this early design phase. For less complex logic structures like for example FIR filters such generic cost models can be derived easily because they base on a simple gate count. For LDPC decoders the influence of the global interconnect between the two basic components of such a decoder complicates the derivation of general cost models. This might be the reason why no accurate cost models are known from literature yet. In this paper generic silicon area, iteration period, and energy cost models of high-throughput LDPC decoders are derived. Those models do not only allow for a decoding-performance vs. hardware-cost trade-off analysis during system specification but can also be used later on to choose a suitable architecture for a certain specification. Finally these models can be used for a fair benchmarking of the implemented decoder.
Keywords :
codecs; costing; integrated circuit design; parity check codes; system-on-chip; LDPC decoder; SoC; energy cost model; energy model; fair benchmarking; generic silicon area; iteration period; quantitative hardware cost estimate; timing model; Decoding; Integrated circuit interconnections; Logic gates; Metals; Parity check codes; Routing; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System on Chip (SoC), 2010 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-8279-5
Type :
conf
DOI :
10.1109/ISSOC.2010.5625546
Filename :
5625546
Link To Document :
بازگشت