• DocumentCode
    2909511
  • Title

    Verification of loop transformations for real time signal processing applications

  • Author

    Samsom, H. ; Franssen, F. ; Catthoor, F. ; Man, H.

  • Author_Institution
    IMEC, Leuven, Belgium
  • fYear
    1994
  • fDate
    1994
  • Firstpage
    208
  • Lastpage
    217
  • Abstract
    A formal method to verify the loop ordering of a transformed description against its original specification is presented. The method is related to models used in regular array synthesis but is extended with non manifest index expressions. The method is especially suited for applications in the area of speech, image and video processing, front-end telecom and numerical computing systems which exhibit many loops and multidimensional signals. The reordering of the loop organization in these descriptions and the verification of the behavioral equivalence of the reordered description is a complex task which can be done formally and automatically with the presented method. The efficiency of the method is demonstrated on several realistic test vehicles
  • Keywords
    real-time systems; behavioral equivalence; formal model; high level applicative language; loop transformations; multidimensional signals; nonmanifest index expressions; real time signal processing; test vehicles; Automatic control; Communication system control; Signal processing; Signal synthesis; Speech processing; Speech synthesis; Telecommunication computing; Testing; Vehicles; Video signal processing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Signal Processing, VII, 1994., [Workshop on]
  • Conference_Location
    La Jolla, CA
  • Print_ISBN
    0-7803-2123-5
  • Type

    conf

  • DOI
    10.1109/VLSISP.1994.574745
  • Filename
    574745