DocumentCode :
2909681
Title :
1.2Gbps LVDS interface
Author :
Yeong, Koh Chin ; Yung, Ma Fan ; Peng, Koh Tee ; Yeng, Tan Hee
Author_Institution :
Infineon Technol. Asia-Pacific, Singapore
fYear :
2007
fDate :
26-28 Sept. 2007
Firstpage :
382
Lastpage :
385
Abstract :
A low voltage differential signaling (LVDS) interface circuit for inter-chip communication in a DSL system has been designed, integrated and verified in 130 nm CMOS technology. Tailored for low supply voltage, the nominal transmitter differential output voltage is 330 mV with 640 mV common-mode (CM) so it is not fully compatible with the LVDS standard. To achieve high data rate performance, DC closed loop control was used in the transmitter together with wide CM input multi-stage receiver and source/load termination. 1.2 Gbps operation at 1.5 V supply was measured on fabricated test chips comprising LVDS transmitter, receiver, serial-to-parallel data framing and clocking. Power dissipation with one set of Receiver/Transmitter active and BIST has been measured to be 67.5 mW and the area of the interface is 0.45 mm2.
Keywords :
CMOS integrated circuits; closed loop systems; digital subscriber lines; low-power electronics; CMOS technology; DC closed loop control; DSL system; LVDS interface; bit rate 1.2 Gbit/s; inter chip communication; interface circuit; low voltage differential signaling; nominal transmitter differential output voltage; size 130 nm; voltage 330 mV; voltage 640 mV; CMOS technology; Clocks; DSL; Integrated circuit technology; Low voltage; Power dissipation; Semiconductor device measurement; Signal design; Testing; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, 2007. ISIC '07. International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0797-2
Electronic_ISBN :
978-1-4244-0797-2
Type :
conf
DOI :
10.1109/ISICIR.2007.4441878
Filename :
4441878
Link To Document :
بازگشت