Title :
Performance analysis of finite-buffered multistage interconnection networks
Author :
Hsiao, Shuo-Hsien ; Chen, C. Y Roger ; Nwosu, Kingsley C. ; Meliksetian, Dikran
Author_Institution :
IBM, Austin, TX, USA
Abstract :
A novel model for the performance evaluation of finite-buffered multistage interconnection networks (MINs) is proposed. In contrast to previous models, which are either rather inaccurate when input load is high or only applicable to some special cases (e.g., infinite buffers, single buffers, or low input load), the proposed model is very accurate for all ranges of input load and allows switching elements and buffer modules to be of any arbitrary sizes. By carefully redefining the states, the authors take into account the dependency between packets in consecutive clock cycles and states of buffers in adjacent stages so that the analysis can be more accurately performed
Keywords :
buffer storage; multistage interconnection networks; packet switching; buffer modules; clock cycles; finite-buffered multistage interconnection networks; model; performance evaluation; switching elements; Asynchronous transfer mode; Cities and towns; Communication switching; Data systems; Load modeling; Multiprocessor interconnection networks; Packet switching; Performance analysis; Switching circuits; Workstations;
Conference_Titel :
Communications, 1993. ICC '93 Geneva. Technical Program, Conference Record, IEEE International Conference on
Conference_Location :
Geneva
Print_ISBN :
0-7803-0950-2
DOI :
10.1109/ICC.1993.397228