DocumentCode :
2910135
Title :
Incremental gate: a method to compute minimal cost CCD realizations of MVL functions
Author :
Abd-El-Barr, M.H. ; Choy, H.
Author_Institution :
Dept. of Comput. Sci., Saskatchewan Univ., Saskatoon, Sask., Canada
fYear :
1992
fDate :
27-29 May 1992
Firstpage :
111
Lastpage :
118
Abstract :
n-variable vector-valued functions that map a set of vectors of integers to a set of vectors of integers are realized using logic gates constructed using charge-coupled device (CCD) very-large-scale integration (VLSI) technology. Minimal-cost realizations of these functions are obtained through an exhaustive algorithm that considers all the circuits consisting of one gate, then all the circuits consisting of two gates, and so forth. At each step all the circuits that realize functions at a cost less than the cost of any other realizations of the same functions are recorded. Since the number of functions is exponential in the number of variables and the range of integers considered, the algorithm´s time complexity is exponential in the number of variables and the range of integers. A number of pruning criteria that reduce the search space and speed up the algorithm are presented
Keywords :
VLSI; charge-coupled device circuits; computational complexity; logic design; logic gates; many-valued logics; MVL functions; VLSI; incremental gate; logic gates; minimal cost CCD realizations; pruning criteria; search space; time complexity; vector-valued functions; very-large-scale integration; Charge coupled devices; Cost function; Coupling circuits; Large-scale systems; Logic devices; Logic gates; Potential well; Space charge; Space technology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1992. Proceedings., Twenty-Second International Symposium on
Conference_Location :
Sendai
Print_ISBN :
0-8186-2680-1
Type :
conf
DOI :
10.1109/ISMVL.1992.186785
Filename :
186785
Link To Document :
بازگشت