Title :
Scalable defect mapping and configuration of memory-based nanofabrics
Author :
He, Chen ; Jacome, Margarida F. ; De Veciana, Gustavo
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fDate :
30 Nov.-2 Dec. 2005
Abstract :
Producing reliable nanosystems requires effectively addressing the high defect densities projected for nanotechnologies. Defect avoidance methodologies based on reconfiguration offer a promising solution to achieve defect tolerance. The idea is to start by obtaining a defect map of the target nanofabric, and then configure the desired functionality ´around´ its defective components. In this paper, we argue for the suitability of memory-based computing nanofabrics, address the level of granularity at which defect mapping and configuration should be performed on such fabrics, and discuss the role of hierarchy towards controlling complexity. We then propose a group testing method to enable self-testing and self-configuration for appropriately architected memory-based nanofabrics. The proposed testing method is scalable and simple, in that it enables the entire fabric to be tested and configured using a relatively small number of easily configurable triple-module-redundancy (TMR) test tiles executing concurrently on different regions of the target nanofabric. Our experimental results demonstrate the effectiveness of the proposed method for a representative set of benchmark kernels.
Keywords :
built-in self test; computational complexity; fault tolerance; integrated circuit reliability; integrated circuit testing; integrated memory circuits; logic testing; nanoelectronics; redundancy; defect avoidance; defect configuration; defect density; defect mapping; defect tolerance; group testing; memory-based computing nanofabrics; nanotechnology; self configuration; self testing; triple-module-redundancy test; Automatic testing; Benchmark testing; Built-in self-test; Computer architecture; Fabrics; Logic arrays; Nanoscale devices; Redundancy; Scalability; Tiles;
Conference_Titel :
High-Level Design Validation and Test Workshop, 2005. Tenth IEEE International
Print_ISBN :
0-7803-9571-9
DOI :
10.1109/HLDVT.2005.1568807