Title :
Design of Testing Struture in Microprocessor Based on JTAG
Author :
Zhang, Ping ; Song, Yanmin ; Zhang, Jianmin ; Xing, Zuocheng
Author_Institution :
Sch. of Electron. Eng., Tianjin Univ. of Technol. & Educ., Tianjin, China
Abstract :
With the development of integrated circuit technology, it is more difficult to test and debug. Usually, design for testability (DFT) and debugging structure are made separately in VLSI, which need a great deal of additional hardware resource. This paper introduces a testing structure designed in microprocessor based on JTAG, which is based on scan-set technology, combined with the boundary scan and internal scan technology. This testing structure integrates with DFT and debugging logic, which avoids many scan chains hardware expenses and reduces the cost of design and verification. This structure can supply high fault coverage near 100%, and debugging ability through JTAG port, which only increases the difficulty of the circuit logic design and is applicable to all general-purpose microprocessor chips.
Keywords :
VLSI; computer debugging; design for testability; fault tolerant computing; formal logic; microprocessor chips; JTAG system; VLSI design; boundary scan technology; debugging logic; debugging structure; design for testability structure; integrated circuit technology; internal scan technology; microprocessor testing; scan-set technology; Circuit testing; Debugging; Design for testability; Hardware; Integrated circuit technology; Integrated circuit testing; Logic design; Logic testing; Microprocessors; Very large scale integration; Boundary Scan; Debug; JTAG; Microprocessor; Scan-Set; Test;
Conference_Titel :
Computational Intelligence and Design, 2009. ISCID '09. Second International Symposium on
Conference_Location :
Changsha
Print_ISBN :
978-0-7695-3865-5
DOI :
10.1109/ISCID.2009.62