DocumentCode :
2914726
Title :
Timing Error Calibration in Time-Interleaved ADC by Sampling Clock Phase Adjustment
Author :
Liu, Zheng ; Honda, Kazutaka ; Furuta, Masanori ; Kawahito, Shoji
Author_Institution :
Shizuoka Univ., Shizuoka
fYear :
2007
fDate :
1-3 May 2007
Firstpage :
1
Lastpage :
4
Abstract :
Timing error between sampling and holding (SZH) channels for Time-interleaved analog-to-digital converts (TiADCs) is caused by clock skew and RC (sampling resistance and capacitance) mismatch. This paper presents the measurement results of a prototype chip based on our previous work (Z. Liu et al., 2006), in which we showed timing error due to clock skew and RC mismatch can be calibrated simultaneously by adjusting the clock phase. The results show that the residue timing error can be reduce to 1-ps.
Keywords :
analogue-digital conversion; calibration; delays; analog-to-digital converter; sampling and holding channels; sampling clock phase adjustment; sampling resistance and capacitance; time-interleaved ADC; timing error calibration; Calibration; Capacitance; Circuits; Clocks; Distortion; Prototypes; Sampling methods; Semiconductor device measurement; Switches; Timing; ADC; calibration; time-interleaved; timing error;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference Proceedings, 2007. IMTC 2007. IEEE
Conference_Location :
Warsaw
ISSN :
1091-5281
Print_ISBN :
1-4244-0588-2
Type :
conf
DOI :
10.1109/IMTC.2007.379401
Filename :
4258455
Link To Document :
بازگشت