DocumentCode :
2916172
Title :
Optimization of lossless audio decoders on a class of embedded systems with two cores
Author :
Tadic, Marija ; Sajic, Dejan ; Kovacevic, Jelena
Author_Institution :
Fac. of Tech. Sci., Univ. of Novi Sad, Novi Sad, Serbia
fYear :
2009
fDate :
5-7 July 2009
Firstpage :
1
Lastpage :
6
Abstract :
Increasing demand for high quality audio/video content put a great pressure on A/V codec complexity. On the other side, low-end devices demands low cost platforms. In this paper we present methodology for optimization of lossless audio decoders on a dual core DSP-s. In addition to the common techniques such as: instruction parallelization and buffer reusability, we describe generalized splitting algorithm technique, exploiting features of embedded system. The methodology of proposed algorithm is illustrated on CS4953xx dual core processor, tested in simulator and verified in real time systems (AVRs, Blu-Ray Players). Estimated 180 MIPS for audio decoder was split on 140 MIPS on a first core and 55 MIPS on a second core, providing MIPS vise optimal solution for entire system.
Keywords :
audio coding; buffer circuits; decoding; embedded systems; optimisation; program processors; A/V codec complexity; CS4953xx dual core processor; buffer reusability; embedded systems; generalized splitting algorithm technique; instruction parallelization; lossless audio decoders; optimization; Codecs; DVD; Decoding; Digital signal processing; Digital signal processing chips; Embedded system; Hardware; Optimization methods; Signal processing algorithms; Testing; DSP; Lossless audio decoder; dual core; hw/sw optimization; parallelization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing, 2009 16th International Conference on
Conference_Location :
Santorini-Hellas
Print_ISBN :
978-1-4244-3297-4
Electronic_ISBN :
978-1-4244-3298-1
Type :
conf
DOI :
10.1109/ICDSP.2009.5201061
Filename :
5201061
Link To Document :
بازگشت