DocumentCode :
2916267
Title :
Time-area efficient multiplier-free filter architectures for FPGA implementation
Author :
Shajaan, Mohammad ; Nielsen, Karsten ; Sorensen, J.A.
Author_Institution :
Electron. Inst., Tech. Univ. Denmark, Lyngby, Denmark
Volume :
5
fYear :
1995
fDate :
9-12 May 1995
Firstpage :
3251
Abstract :
Simultaneous design of multiplier-free filters and their hardware implementation in Xilinx field programmable gate array (XC4000) is presented. The filter synthesis method is a new approach based on cascade coupling of low order sections. The complexity of the design algorithm is 𝒪 (filter order). The hardware design methodology leads to high performance filters with sampling frequencies in the interval 20-50 MHz. Time-area efficiency and performance of the architectures are considerably above any known approach
Keywords :
cascade networks; computational complexity; digital filters; field programmable gate arrays; programmable logic arrays; 20 to 50 MHz; FPGA implementation; Xilinx field programmable gate array; cascade coupling; design algorithm complexity; filter order; filter synthesis method; hardware design; hardware implementation; high performance filters; low order sections; multiplier-free filter architectures; sampling frequencies; time-area efficiency; Algorithm design and analysis; Digital signal processing; Field programmable gate arrays; Finite impulse response filter; Frequency; Hardware; Neutron spin echo; Nonlinear filters; Quantization; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1995. ICASSP-95., 1995 International Conference on
Conference_Location :
Detroit, MI
ISSN :
1520-6149
Print_ISBN :
0-7803-2431-5
Type :
conf
DOI :
10.1109/ICASSP.1995.479578
Filename :
479578
Link To Document :
بازگشت