DocumentCode :
2918034
Title :
Performance-timing overhead trade-off analysis for a low-power data bus encoding based on input lines reordering
Author :
Olivieri, Mauro ; Pappalardo, Francesco ; Visalli, Giuseppe
Author_Institution :
Dept. of Electron. Eng., La Sapienza Univ., Rome, Italy
fYear :
2005
fDate :
6-10 Nov. 2005
Abstract :
This paper analyzes the performance and timing overhead trade-off for a recently proposed data bus encoding scheme for low-power based on data lines reordering. The bus switch (BS) mechanism introduces greater activity savings than previous approaches; the hardware complexity of the encoder suggests to apply BS in off-chip buses, where the parasitic capacitance makes dynamic power dissipation in the bus lines the dominant contribution to power consumption. In the basic BS implementation, the encoding circuits included extra bus lines which degrade the energy saving. This paper illustrates and analyzes a circuit implementation with only one extra line, at the cost of a small time overhead. This solution strongly enhances the advantage in off-chip communications, where the available number of pads represents a key resource in low-cost packages. Our results indicate that the effectiveness of the approach strongly depend on an a-priori traffic analysis.
Keywords :
VLSI; power consumption; system buses; MOS memory integrated circuit; bus switch mechanism; data lines reordering; low-power data bus encoding; off-chip buses; overhead trade-off analysis; parasitic capacitance; power consumption; power dissipation; priori traffic analysis; system-on-chip; very-large-scale integration; Circuits; Degradation; Encoding; Energy consumption; Hardware; Parasitic capacitance; Performance analysis; Power dissipation; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics Society, 2005. IECON 2005. 31st Annual Conference of IEEE
Print_ISBN :
0-7803-9252-3
Type :
conf
DOI :
10.1109/IECON.2005.1569251
Filename :
1569251
Link To Document :
بازگشت