DocumentCode :
2919282
Title :
Timing analysis of combinational circuits using Weights Binary Decision Diagram (WBDD)
Author :
Bhuvaneswari, T. ; Prasad, V.C. ; Singh, Ajay Kumar ; Prasad, P.W.C.
Author_Institution :
Fac. of Eng. & Technol., Multimedia Univ., Ayer Keroh, Malaysia
fYear :
2010
fDate :
11-14 April 2010
Firstpage :
105
Lastpage :
110
Abstract :
Weights Binary Decision Diagram (WBDD) based timing analysis of combinational circuit is proposed. Here we express the combinational circuit as a directed graph. We compute and store the delay of combinational circuits for all combination of inputs for the range of delay values based on controlling values. Hence it is possible to look up the built in library and calculate the output delay of any combinational circuit. The output delay computation is much faster when compared to normal method of calculating the delay at each level of the combinational circuits. This can be used in the synthesis of network for low power consumption.
Keywords :
binary decision diagrams; combinational circuits; directed graphs; WBDD; combinational circuit; directed graph; output delay computation; timing analysis; weights binary decision diagram; Boolean functions; Circuit analysis; Circuit synthesis; Combinational circuits; Data structures; Delay; Energy consumption; Libraries; Network synthesis; Timing; Controlling values; Decision Diagram; arrival times;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Devices, Systems and Applications (ICEDSA), 2010 Intl Conf on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-6629-0
Type :
conf
DOI :
10.1109/ICEDSA.2010.5503092
Filename :
5503092
Link To Document :
بازگشت