Title :
Low frequency clock synchronization technique for low signal to noise ratio (SNR) signal recoery from noise environment
Author :
Kim, Eung-Ju ; Park, Ho-Yung ; Kim, Suki
Abstract :
This paper presents low frequency clock synchronization using digital frequency divider component in the lock-in amplifier. To extract the interesting low frequency DC signal which is under a few hundred kHz low SNR signal from the much stronger noise environment, exact input signal frequency information should be known. In the case of implementation this system, circuit designer will meet the problem to find or implement low frequency clock generator. In this paper, we propose to convert high frequency signal to low frequency clock using 1/n series flip flop divider for down conversion mixed filtering in lock-in amplifier. This simple but novel idea will solve the physical problem to implement lock-in amplifier for low frequency signal DC level detection application in the fields of bio-signal sensing or nano-ampere signal detection application.
Keywords :
amplifiers; clocks; filtering theory; flip-chip devices; frequency dividers; synchronisation; 1/n series flip flop divider; biosignal sensing; digital frequency divider component; down conversion mixed filtering; high frequency signal conversion; lock-in amplifier; low frequency clock generator; low frequency clock synchronization; low frequency signal DC level detection; low signal to noise ratio signal recovery; nano-ampere signal detection; Amplifiers; Circuit noise; Clocks; Data mining; Frequency conversion; Frequency synchronization; Low-frequency noise; Signal detection; Signal to noise ratio; Working environment noise; Lock-in amplifier; S/N ratio; clock synchronization; frequency divider; phase independent;
Conference_Titel :
Digital Signal Processing, 2009 16th International Conference on
Conference_Location :
Santorini-Hellas
Print_ISBN :
978-1-4244-3297-4
Electronic_ISBN :
978-1-4244-3298-1
DOI :
10.1109/ICDSP.2009.5201234