DocumentCode :
2919936
Title :
An efficient multiple precision floating-point multiplier
Author :
Manolopoulos, K. ; Reisis, D. ; Chouliaras, V.A.
Author_Institution :
Dept. of Phys., Nat. & Kapodistrian Univ. of Athens, Athens, Greece
fYear :
2011
fDate :
11-14 Dec. 2011
Firstpage :
153
Lastpage :
156
Abstract :
The current paper presents a multi-mode floating point multiplier operating efficiently with every precision format specified by the IEEE 754-2008 standard. The design performs one quadruple precision multiplication, or two double precision multiplications in parallel, or four single precision multiplications in parallel. The proposed multiplier is pipelined to achieve execution of one quadruple multiplication in 3 cycles and either two double precision operations in parallel or four single precision operations in parallel in only 2 cycles. The proposed design improves the throughput by a factor of two compared to a double precision multiplier and by four compared to a single precision multiplication. An example implementation on VLSI verifies the design and it achieves a maximum operating frequency of 505 MHz.
Keywords :
floating point arithmetic; parallel processing; IEEE 754-2008 standard; VLSI; multiple precision floating-point multiplier; parallel multiplication; quadruple precision multiplication; Adders; Computer architecture; Floating-point arithmetic; Physics; Registers; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2011 18th IEEE International Conference on
Conference_Location :
Beirut
Print_ISBN :
978-1-4577-1845-8
Electronic_ISBN :
978-1-4577-1844-1
Type :
conf
DOI :
10.1109/ICECS.2011.6122237
Filename :
6122237
Link To Document :
بازگشت