Title :
A design of 14-bits ΣΔ ADC and DAC for CODEC applications in 0.18 μm CMOS process
Author :
Ko, Dong-Hyun ; Jung, Ji-Hoon ; Pu, Young-Gun ; Nam, Chul ; Lee, Kang-Yoon
Author_Institution :
Konkuk Univ., Seoul
Abstract :
This paper presents a σ-δ modulation ADC (analog-to-digital converter) and DAC (digital-to-analog converter) for CODEC applications using 0.18 μm CMOS process. In the ADC parts, two σ-δ modulators with 84 dB SNR are designed for the stereo applications, and their outputs are merged at the digital domain before decimation filter. Digital decimation filter is integrated with the analog σ-δ modulators for the full ADC operation. In the DAC parts, the digital data is first processed at the interpolator filters, and modulated by the following σ-δ modulators. To reduce the mismatch effect of the following DAC, the dynamic element matching method is proposed in this paper. It is designed with 0.18 μm CMOS process. The simulated SNR is about 100 dB. and the power consumption is 40 mA.
Keywords :
σ-δ modulation; CMOS integrated circuits; analogue-digital conversion; codecs; digital filters; digital-analogue conversion; σ δ modulation; CMOS; CODEC; analog-to-digital converter; current 40 mA; digital decimation filter; digital-to-analog converter; dynamic element matching method; interpolator filters; power consumption; size 0.18 μm; word length 14 bit; CMOS process; CMOS technology; Circuits; Codecs; Delta-sigma modulation; Digital filters; Digital modulation; Noise shaping; Sampling methods; Switches; Σ-Δ Modulator; ADC(Analog-to-Digital Converter); DAC(Digital-to-Analog Converter);
Conference_Titel :
Radio-Frequency Integration Technology, 2007. RFIT 007. IEEE International Workshop on
Conference_Location :
Rasa Sentosa Resort
Print_ISBN :
978-1-4244-1307-2
Electronic_ISBN :
978-1-4244-1308-9
DOI :
10.1109/RFIT.2007.4443927