Title :
Smallest Bit-Line Contact of 76nm pitch on NAND Flash Cell by using Reversal PR (Photo Resist) and SADP (Self-Align Double Patterning) Process
Author :
Hwang, Byungjoon ; Shim, Jaehwang ; Park, Jang-Ho ; Lee, Kwangseok ; Kwon, Sunghyun ; Park, Sang-Yong ; Park, Yoonmoon ; Kwak, Dong-Hwa ; Park, Jaekwan ; Lee, Won-Seong
Author_Institution :
Samsung Electron. Co., Ltd., Yongin
Abstract :
For the scaling down of design rule to develop the high density NAND flash device, the reduced active area forces to form a small bit-line contact with the low contact-resistance, as well as the low junction leakage current due to the borderless contact. In this paper, we propose a novel process to make 38 nm small size contact with 76 nm pitch by using the reversal PR (photo resist) and SADP (self-align double patterning) process. The methods to minimize the contact resistance and to suppress the junction leakage current were explained on NAND flash device with 38 nm node technology.
Keywords :
NAND circuits; contact resistance; flash memories; leakage currents; photoresists; NAND flash cell; active area force reduction; contact-resistance minimization; junction leakage current suppression; reversal photoresist; self-align double patterning process; Atomic layer deposition; Contact resistance; Electronic mail; Etching; Fabrication; Leakage current; Lithography; Production; Research and development; Resists;
Conference_Titel :
Advanced Semiconductor Manufacturing Conference, 2007. ASMC 2007. IEEE/SEMI
Conference_Location :
Stresa
Print_ISBN :
1-4244-0652-8
Electronic_ISBN :
1-4244-0653-6
DOI :
10.1109/ASMC.2007.375063