DocumentCode :
2922086
Title :
A diagnosis method for System-On-Chip
Author :
Benabboud, Y. ; Bosio, A. ; Riewer, O.
Author_Institution :
LIRMM, Univ. Montpellier II, Montpellier, France
fYear :
2009
fDate :
12-17 July 2009
Firstpage :
276
Lastpage :
279
Abstract :
This paper presents a diagnosis method targeting System-On-Chip (SoC). We first show the complexity and the issues related to the diagnosis of SoC. Then we propose a diagnosis approach based on fault simulation performed in two phases, (i) a fault localization phase and (ii) a fault model allocation phase. The fault localization phase peovides a set of suspected lines able to explain the observed errors. The fault model allocation phase associates a set of fault models on each suspected line. The main advantages of this approach are that the fault localization phase is fault model independent, and that the fault model allocation phase is able to deal with several fault models at a time (static and dynamic). Experimental results show the diagnosis accuracy, in terms of absolute number of suspects, of the proposed approach. Moreover, a comparison with an industrial reference tool highlights the reliability of our approach.
Keywords :
fault diagnosis; system-on-chip; SoC diagnosis; diagnosis method; fault localization; fault model allocation; fault simulation; system-on-chip; Circuit faults; Circuit simulation; Circuit testing; Electrical capacitance tomography; Fault diagnosis; Integrated circuit modeling; Logic; System-on-a-chip; Tellurium; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics, 2009. PRIME 2009. Ph.D.
Conference_Location :
Cork
Print_ISBN :
978-1-4244-3733-7
Electronic_ISBN :
978-1-4244-3734-4
Type :
conf
DOI :
10.1109/RME.2009.5201373
Filename :
5201373
Link To Document :
بازگشت